Pinned Loading
-
Physical-Implementation-of-CORE-V-CV32E40P-RISC-V-IP
Physical-Implementation-of-CORE-V-CV32E40P-RISC-V-IP PublicA complete ASIC implementation of the CV32E40P RISC-V core from OpenHW Group, covering RTL synthesis, floorplanning, placement, clock tree synthesis, routing, timing closure and DFT insertion
-
RTL-to-GDS-Implementation-of-Low-Power-Configurable-Multi-Clock-Digital-System
RTL-to-GDS-Implementation-of-Low-Power-Configurable-Multi-Clock-Digital-System PublicA project that covers efficient RTL design, low-power techniques, multi-clock management, synthesis, static timing analysis, self-checking testbench, DFT insertion, and post-layout analysis, encomp…
-
RISC-V-From-Single-Cycle-to-Pipelined-Implementation
RISC-V-From-Single-Cycle-to-Pipelined-Implementation PublicRISC-V processor transitioning from a single-cycle design to a pipelined implementation with hazard detection
Verilog
-
Hardware-Software-Co-Design-of-AES-Encryption-using-Nios-V-Processor
Hardware-Software-Co-Design-of-AES-Encryption-using-Nios-V-Processor PublicHW/SW co-design of AES encryption using a Nios V processor on a Cyclone V FPGA. The AES core is integrated via a custom AXI4-Lite wrapper for efficient hardware acceleration and control from software
-
If the problem persists, check the GitHub status page or contact support.